

## ELECTRICAL, ELECTRONICS AND COMMUNICATIONS ENGINEERING

## INFN - Design and testing of integrated electronics for high-resolution timing applications using mixed-signal and digital signal processing-based techniques

| Funded By                        | ISTITUTO NAZIONALE DI FISICA NUCLEARE [P.iva/CF:04430461006]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supervisor                       | RIVETTIANGELO - angelo.rivetti@polito.it                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Contact                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Context of the research activity | High-resolution timing systems are essential tools in high-energy physics for<br>time-of-flight particle identification and are increasingly used in industrial and<br>medical applications. In this research project, the candidate will contribute to<br>the design of innovative integrated circuits with high-precision timing<br>capabilities, targeting experiments such as ALICE3 at CERN, DUNE at<br>Fermilab, and INFN R&D initiatives. Both mixed-signal and fully digital<br>approaches will be explored and implemented on silicon.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Objectives                       | High-resolution timing measurements are becoming pervasive across a wide<br>range of fields, from LIDAR systems for 3D imaging and time-of-flight<br>detection in nuclear medicine to spectrometry in material science. In high-<br>energy physics, these systems are crucial for directly measuring the velocity<br>of relativistic particles, enabling accurate identification of new particles<br>produced in collisions.<br>The candidate will be involved in the design of integrated circuits using deep-<br>submicron technologies with a mixed-signal approach. This includes the<br>development of low-jitter amplifiers, discriminators, and time-to-digital<br>converters (TDCs).<br>A key objective will be the design and characterization of a high-<br>performance timing system for the time-of-flight detector of ALICE 3, a next-<br>generation experiment at the LHC (CERN). The candidate will contribute to<br>the development of a monolithic sensor that integrates, on the same silicon<br>die, the radiation-sensitive area, low-jitter front-end electronics, and high-<br>performance TDCs. The candidate will be introduced to different aspects<br>including radiation-tolerant design, system-level integration, and data<br>management. The candidate will participate in the characterization of sensors<br>and ASICs at INFN facilities as well. |
| Objectives                       | For the DUNE experiment at Fermilab, the DENEB 1024-channel integrated<br>circuit currently under development at INFN requires sub-nanosecond timing<br>resolution and outstanding channel modularity. The candidate will help<br>optimize timing-critical circuitry, including trigger logic and clock distribution                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

|                                                                         | networks, to meet stringent jitter and phase alignment requirements. The expertise developed during these activities is highly valued in the microelectronics industry, particularly in applications requiring high-quality clock signals, such as high-speed ADCs and multi-gigabit transceivers. After gaining experience with various mixed-signal architectures, the candidate will also explore fully digital time pick-off algorithms suitable for implementation on FPGAs and in deep-submicron ASIC technologies. These activities will support innovative R&D projects at INFN. The candidate will be introduced to digital design methodologies using hardware description languages (e.g. VHDL, Verilog) for implementing digital signal processing (DSP) blocks for timing applications. Finally, the candidate will focus on chiplevel integration using a digital-on-top flow, addressing the stringent timing and clocking constraints inherent in such systems. Throughout the project, the candidate will use state-of-the-art CAD tools from industry leaders such as Cadence and Synopsys and will be trained in both analog and digital design and verification flows. |
|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Skills and<br>competencies<br>for the<br>development of<br>the activity | A good background in electronics is recommended. Prior experience with timing systems or analog, digital, and mixed-signal ASIC design is not required and will be acquired during the research. Familiarity with hardware description languages (e.g., VHDL, Verilog) is appreciated but not essential. Knowledge of general-purpose programming languages such as Python or C++, along with basic data analysis skills, is encouraged.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |