Nasir Ali Shah

Borsista (BE)
Dipartimento di Elettronica e Telecomunicazioni (DET)

Dottorando in Ingegneria Elettrica, Elettronica E Delle Comunicazioni , 35o cycle (2019-2022)
Dipartimento di Elettronica e Telecomunicazioni (DET)


Dottorato di ricerca

Argomento di ricerca

FPGA acceleration of algorithms for 5G networks and channel models


Research presentation

Presentazione video

Interessi di ricerca

Analog, Power and Mixed-Signal Circuits and Embedded Systems
Big Data, Machine Learning, Neural Networks and Data Science
Electronic devices: modeling and characterization
VLSI theory, design and applications


Nasir Ali Shah received his bachelor's degree in Computer Systems Engineering from Hamdard University Karachi, Pakistan as a National ICT R&D scholar. He completed his master's degree in Computer Engineering (Embedded Systems) from Politecnico di Torino as an HEC Pakistan scholar. His topic for masters thesis was "Optimization and Acceleration of 5G
Link Layer Simulator" which was carried out in collaboration with TIM research labs. He is currently a doctoral student at the Department of Electronics and Telecommunication, Politecnico di Torino. His area of interest includes FPGA-based hardware acceleration, machine learning, and optimization for high-level synthesis designs.


Pubblicazioni più recenti Vedi tutte le pubblicazioni su Porto@Iris